

### Rev D2, Page 1/28

# FEATURES

- Any output resolution with any input resolution
- Independently-programmed ABZ, UVW, and BiSS resolutions
- Absolute data interface for external revolution counters
- BiSS C-Mode interface (Encoder Profiles 3, 3S, and 4)
- ♦ 26-bit singleturn position and 32-bit revolution count via SPI
- Four capture registers for coded reference marks and touch-probe applications
- Eccentricity compensation
- ♦ Input frequency up to 700 kHz
- ♦ AB output frequency of up to 12.5 MHz
- Differential RS422 line driver outputs for ABZ or UVW
- Simultaneous single-ended outputs for ABZ, UVW, BiSS
- Automatic compensation of amplitude, offset, and phase errors
- Digital filtering for ultra-low output jitter
- Encoder Link interface for in-field re-configuration
- Internal EEPROM and oscillator
- LED intensity control by PWM output
- Low latency (2.4 μs or 5.0 μs)
- ♦ Pin-compatible with iC-TW28



Rotary and linear incremental or

Brushless motor commutation

Magnetic or optical sin/cos

Imbedded motion control

**APPLICATIONS** 

۵

absolute encoders

sensor interface

(2...64 poles)





Rev D2, Page 2/28

### DESCRIPTION

The iC-TW29 is a system-on-chip for encoder applications. The integration of a 14-bit interpolator with a 26-bit gearbox and a resolution-enhancing digital filter provides a complete solution for arbitrary resolution single and multiturn encoders. Independent I/O modules with individually programmed resolutions provide BiSS C, standard encoder quadrature (ABZ), or commutation (UVW) outputs separately or in combination.

The iC-TW29 accepts 20 mV to 2 V differential sin/cos input signals directly from magnetic or optical sensors—no external signal conditioning is required in most applications. The differential zero input accepts a wide range of digital and analog index gating sources such as Hall or MR sensor bridges. Automatic calibration and adaption (correction during operation) of sensor offset, sin/cos amplitude match, and phase quadrature provide and maintain minimum angular error and jitter. Additionally, automatic calibration of gain, offset, and phase of the zero input allows for rapid commissioning.

The gearbox tracks input cycles (up to 4096 per revolution) and provides output resolutions of up to 26 bits per revolution. Auto-calibrated eccentricity compensation increases achievable angular accuracy by correcting for off-center optical discs or magnetic polewheels. When combined with an external revolution counting device (such as the iC-PVL) communicating via its absolute data interface, the iC-TW29 provides a complete BiSS multiturn absolute encoder solution.

The differential zero input can be used with a traditional index sensor to generate an incremental Z output or to clear the gearbox counter in singleturn absolute applications. It can also be used as a position capture input with a four-word FIFO to allow decoding distance-coded reference marks in hosted applications.

In addition to industry-standard incremental ABZ quadrature output, the iC-TW29 also provides UVW

commutation output modes for 1 to 32 pole-pair motors as well as BiSS and SPI interfaces. The BiSS interface provides BiSS encoder profiles 3, 3S (safety), or 4 as well as optional electronic data sheet EDS SE functionality. BiSS passthrough mode allows a host processor to implement any BiSS encoder profile or EDS.

Extensive status/fault and signal quality monitoring capabilities allow detection and notification of poor operating conditions.

The iC-TW29 is configured via SPI and via the bi-directional BiSS or Encoder Link interfaces if configured accordingly. Encoder link uses the incremental quadrature outputs to implement a SPI-like serial interface for field re-configuration or diagnostics.

The iC-TW29 requires minimal external components for operation. An EEPROM for storage of configuration and calibration data, and RS422 line drivers for the ABZ or UVW outputs are already integrated on-chip. An external line driver/receiver is required for BiSS applications. An integrated power-on reset circuit can be overridden by an external hardware reset signal if necessary.

#### General notice on application-specific programming

Parameters defined in the datasheet represent supplier's attentive tests and validations, but - by principle - do not imply any warranty or guarantee as to their accuracy, completeness or correctness under all application conditions. In particular, setup conditions, register settings and power-up have to be thoroughly validated by the user within his specific application environment and requirements (system responsibility).

For magnetic sensor systems: The chip's performance in application is impacted by system conditions like the quality of the magnetic target, field strength and stray fields, temperature and mechanical stress, sensor alignment and initial calibration.

For optical sensor systems: The chip's performance in application is impacted by system conditions like the quality of the optical target, the illumination, temperature and mechanical stress, sensor alignment and initial calibration.



### Rev D2, Page 3/28

# CONTENTS

| PACKAGING INFORMATION       | 4               |
|-----------------------------|-----------------|
| PIN CONFIGURATION QFN32-5x5 | 4               |
| PACKAGE DIMENSIONS          | 5               |
| PIN FUNCTIONS               | 6               |
| ABSOLUTE MAXIMUM RATINGS    | 8               |
| THERMAL DATA                | 8               |
| ELECTRICAL CHARACTERISTICS  | 9               |
| OPERATING REQUIREMENTS      | 13              |
| SPI Interface               | 13              |
| Encoder Link Interface      | 14              |
| BiSS Interface              | 15              |
|                             |                 |
| ADI Interface               | 16              |
| ADI Interface               | 16<br><b>17</b> |
|                             |                 |

| 22 |
|----|
| 22 |
| 22 |
| 23 |
| 24 |
| 24 |
| 24 |
| 24 |
| 24 |
| 24 |
| 24 |
| 25 |
| 25 |
| ~~ |
| 26 |
| 26 |
| 26 |
| 26 |
| 27 |
| 27 |
|    |



Rev D2, Page 4/28

# PACKAGING INFORMATION (Compatible with iC-TW28)

### **PIN CONFIGURATION QFN32-5x5**



| 2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | SIN+ <sup>3</sup><br>SIN- <sup>3</sup><br>AVDD<br>COS+ <sup>3</sup><br>COS- <sup>3</sup><br>AVSS<br>ZERO+ <sup>5</sup><br>ZERO- <sup>5</sup><br>VREF<br>VC | <ul> <li>+ Differential Sine Input</li> <li>- Differential Sine Input</li> <li>+3.3 V Analog Power Supply Input</li> <li>+ Differential Cosine Input</li> <li>- Differential Cosine Input</li> <li>Analog Ground</li> <li>+ Differential Zero (Index) Input</li> <li>- Differential Zero (Index) Input</li> <li>ADC Reference Voltage Output</li> <li>Bias Output (VDD/2)</li> </ul> |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                      | Reserved <sup>1</sup>                                                                                                                                      | Must be connected to ground                                                                                                                                                                                                                                                                                                                                                          |
|                                      | Reserved <sup>1</sup>                                                                                                                                      | Must be connected to ground                                                                                                                                                                                                                                                                                                                                                          |
|                                      | GPIO <sup>3</sup>                                                                                                                                          | General Purpose I/O                                                                                                                                                                                                                                                                                                                                                                  |
|                                      | xRST <sup>4</sup>                                                                                                                                          | Reset Input (low active)                                                                                                                                                                                                                                                                                                                                                             |
|                                      | xCALIB <sup>4</sup>                                                                                                                                        | Auto-Calibration Input (low active)                                                                                                                                                                                                                                                                                                                                                  |
|                                      | xIRQ⁴                                                                                                                                                      | Interrupt Request (active-low)                                                                                                                                                                                                                                                                                                                                                       |
|                                      |                                                                                                                                                            | Input/Output or Fault Output                                                                                                                                                                                                                                                                                                                                                         |
| 17                                   | Z–                                                                                                                                                         | <ul> <li>Differential RS422 Z Output</li> </ul>                                                                                                                                                                                                                                                                                                                                      |
|                                      | _                                                                                                                                                          | or Multifunction I/O                                                                                                                                                                                                                                                                                                                                                                 |
| 18                                   | Z+                                                                                                                                                         | + Differential RS422 Z Output                                                                                                                                                                                                                                                                                                                                                        |
| 40                                   |                                                                                                                                                            | or Multifunction I/O                                                                                                                                                                                                                                                                                                                                                                 |
|                                      | IOVSS                                                                                                                                                      | I/O Ground                                                                                                                                                                                                                                                                                                                                                                           |
| 20                                   | B–                                                                                                                                                         | <ul> <li>Differential RS422 B Output<br/>or Multifunction I/O</li> </ul>                                                                                                                                                                                                                                                                                                             |
| 21                                   | B+                                                                                                                                                         | + Differential RS422 B Output                                                                                                                                                                                                                                                                                                                                                        |
| 21                                   | D.                                                                                                                                                         | or Multifunction Output                                                                                                                                                                                                                                                                                                                                                              |
| 22                                   | IOVDD                                                                                                                                                      | +3.3 V I/O Power Supply Input                                                                                                                                                                                                                                                                                                                                                        |
|                                      | A–                                                                                                                                                         | – Differential RS422 A Output                                                                                                                                                                                                                                                                                                                                                        |
| -                                    |                                                                                                                                                            | or Multifunction I/O                                                                                                                                                                                                                                                                                                                                                                 |
| 24                                   | A+                                                                                                                                                         | + Differential RS422 A Output                                                                                                                                                                                                                                                                                                                                                        |
|                                      |                                                                                                                                                            | or Multifunction I/O                                                                                                                                                                                                                                                                                                                                                                 |
|                                      | DVDD                                                                                                                                                       | +3.3 V Digital Power Supply Input                                                                                                                                                                                                                                                                                                                                                    |
| 26                                   | LED <sup>4</sup>                                                                                                                                           | LED Intensity Control Output                                                                                                                                                                                                                                                                                                                                                         |
| <b>0</b> -                           | DV/0C                                                                                                                                                      | or General-Purpose I/O                                                                                                                                                                                                                                                                                                                                                               |
|                                      | DVSS                                                                                                                                                       | Digital Ground                                                                                                                                                                                                                                                                                                                                                                       |
|                                      | SO<br>SI <sup>3</sup>                                                                                                                                      | SPI Slave Output (Master Input)                                                                                                                                                                                                                                                                                                                                                      |
|                                      | SI <sup>3</sup><br>SCLK <sup>3</sup>                                                                                                                       | SPI Slave Input (Master Output)<br>SPI Clock Input                                                                                                                                                                                                                                                                                                                                   |
|                                      | xSS <sup>4</sup>                                                                                                                                           | SPI Clock Input<br>SPI Slave Select Input                                                                                                                                                                                                                                                                                                                                            |
|                                      | XSS <sup>1</sup><br>BISSEN <sup>6</sup>                                                                                                                    | BiSS Interface Enable                                                                                                                                                                                                                                                                                                                                                                |
| 52                                   | DISSEN                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                      |
|                                      | TP <sup>2</sup>                                                                                                                                            | Backside paddle                                                                                                                                                                                                                                                                                                                                                                      |
|                                      |                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                      |
|                                      |                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                      |

**PIN FUNCTIONS** No. Name

Function

IC top marking: <P-CODE> = product code, <A-CODE> = assembly code (subject to changes), <D-CODE> = date code (subject to changes); <sup>1</sup> Must be connected to ground.

<sup>2</sup> Must be connected to a ground plane at AVSS potential. Can also be used to connect DVSS.

 $^3$  Do not allow to float. Connect to ground via  $10\,k\Omega$  resistor if not used.

<sup>4</sup> Do not allow to float. Connect to 3.3 V via  $10 \text{ k}\Omega$  resistor if not used.

<sup>5</sup> Do not allow to float. Connect ZERO+ to 3.3 V and ZERO- to ground via 10 kΩ resistor if not in use. Alternatively, program MAIN\_CFG.zero = 1 for internal biasing of unconnected pins. <sup>6</sup> Connect to 3.3 V (to DVDD to enable BiSS interface) or ground (to DVSS to disable BiSS interface). Do not allow to float.



Rev D2, Page 5/28

# PACKAGE DIMENSIONS



1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

17

18

19

20



#### Rev D2, Page 6/28

#### **PIN FUNCTIONS** 1/0 Function No. Name Description SIN+ Analog in Sine Input + Differential sine signal input. For single ended sensors SIN- must be biased to an appropriate DC level. SIN-Analog in Sine Input -AVDD Supply Analog Power Supply +3.1 V to +3.6 V supply voltage input for analog circuitry. AVDD should be tied together with DVDD and IOVDD and supplied from a clean source. COS+ Cosine Input + Analog in Differential cosine signal input. For single ended sensors COS- must be biased to an appropriate DC level. COS-Analog in Cosine Input -AVSS Analog Ground AVSS must be tied to high quality ground, usually a solid PCB plane. Ground Differential Zero Gating Input. ZERO+ Analog in Zero Input + If single ended signal sources are used, the unused terminal (either ZERO-Analog in Zero Input -ZERO+ or ZERO-) must be tied to an appropriate DC bias. VREF **Bias Output** Decouple with 100 nF capacitor to AVSS. Do not inject noise into this Analog out pin as it directly impacts ADC conversion quality. VC Analog out **Bias Output** Decouple with 100 nF capacitor to AVSS. Do not inject noise into this pin as it directly impacts ADC conversion quality. Digital in Reserved Test Input Reserved pins; must be connected to DVSS for normal operation. Reserved Digital in Test Input GPIO General-Purpose I/O Digital in/out Connect to AVSS if not used. xRST Digital in, Reset Input The device is held in reset (low power mode) as long as xRST is low. active low xCALIB Digital in, Calibration Control Device enters calibration mode on falling edge of CALIB. This pin must active low be tied high if not used 16 xIRQ Digital out, IRQ or Fault Output or IRQ Interrupt request output to external micro controller or interrupt reactive low input quest input. Output can also be used to directly drive a fault LED or input in stand-alone applications. Can be configured as push-pull or open-drain In ABZ output modes these are the differential Z outputs. Digital/RS422 out Z- or W- Output Z– In UVW output modes these are the W outputs. In BiSS mode (BISSEN pin high), pin Z+ is the data input SLI. If daisy Digital/RS422 out Z+ or W+ Output Z+ chaining is not required, Z+ can be grounded (IOVSS). In other modes, these are multifunction I/O. IOVSS I/O Ground All ground pins must be connected to a high quality ground, usually a Ground solid PCB plane. In ABZ output modes these are the differential B outputs. Digital/RS422 out B- or V- Output B– In UVW output modes these are the V outputs.

| 21 | B+    | Digital/RS422 out          | B+ or V+ Output                | In <b>BISS mode</b> (BISSEN pin high), pin B+ is the data output SLO.<br>In other modes, these are multifunction I/O.<br>In <b>Z test mode</b> these show the Z gating window.                                                                                                                            |
|----|-------|----------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22 | IOVDD | Supply                     | Output Drivers<br>Power Supply | +3.1 V to +3.6 V voltage terminal supplying all pin output drivers includ-<br>ing the RS422 drivers and LED current.<br>IOVDD and DVDD must be the same voltage level. IOVDD can require<br>up to 100mA depending on loads. It is usually sufficient to tie IOVDD to<br>the same supply as AVDD and DVDD. |
| 23 | A–    | Digital/RS422 out          | A– or U– Output                | In ABZ output modes these are the differential Z outputs.<br>In UVW output modes these are the U outputs.                                                                                                                                                                                                 |
| 24 | A+    | Digital/RS422 out          | A+ or U+ Output                | In <b>BISS mode</b> (BISSEN pin high), pin A+ is the clock input MA.<br>In other modes, these are multifunction I/O.<br>In <b>Z test mode</b> these show the un-gated Z signal once per input period.<br>With <b>Encoder Link</b> active, A+ is the ELCLK input and A– is ELIN input<br>or ELOUT output.  |
| 25 | DVDD  | Supply                     | Digital Power Supply           | +3.1 V to +3.6 V supply voltage terminal for digital circuits. DVDD should be tied together with AVDD and IOVDD to a high quality supply.                                                                                                                                                                 |
| 26 | LED   | Digital input<br>or output | LED PWM Output                 | Used to supply the illumination LED of optical sensors to maintain constant intensity and constant Sin/Cos sensor amplitude. Can be configured as push-pull or open-drain. If not required for LED control, it is a general purpose I/O.                                                                  |
| 27 | DVSS  | Ground                     | Digital Ground                 | Pin must tied to high quality ground, usually a solid PCB plane.                                                                                                                                                                                                                                          |
| 28 | SO    | Digital out                | SPI Slave Output               | Connect to SPI master MI pin.                                                                                                                                                                                                                                                                             |



Rev D2, Page 7/28

# **PIN FUNCTIONS**

| No. | Name   | I/O        | Function               | Description                                                                                             |
|-----|--------|------------|------------------------|---------------------------------------------------------------------------------------------------------|
| 29  | SI     | Digital in | SPI Slave Input        | Connect to SPI master MO pin.                                                                           |
| 30  | SCLK   | Digital in | SPI Slave Clock Input  | Connect to SPI master clock output pin.                                                                 |
| 31  | xSS    | Digital in | SPI Slave Select Input | Connects to SPI master slave select output pin.                                                         |
| 32  | BISSEN | Digital in | BiSS Interface Enable  | Connect to DVDD to enable the BiSS/SSI interface.<br>The I/O pins A+, B+, Z+ are used for MA, SLO, SLI. |



### Rev D2, Page 8/28

# **ABSOLUTE MAXIMUM RATINGS**

These ratings do not imply operating conditions; functional operation is not guaranteed. Beyond these values damage may occur.

| Item | Symbol | Parameter                        | Conditions                                                                 |      |               | Unit   |
|------|--------|----------------------------------|----------------------------------------------------------------------------|------|---------------|--------|
| No.  | -      |                                  |                                                                            | Min. | Max.          |        |
| G001 | VDD    | Voltage at DVDD, AVDD, and IOVDD | Referenced to DVSS, AVSS, and IOVSS respectively                           | -0.3 | 4.1           | V      |
| G002 | Vpin   | Pin Voltage at any pin           | Referenced to DVSS, AVSS, and IOVSS                                        | -0.3 | AVDD +<br>0.3 | V      |
| G003 | Ipin   | Input Current into any pin       |                                                                            | -2   | 2             | mA     |
| G004 | Vesd1  | ESD Susceptibility               | HBM, 100 pF discharged through 1.5 kΩ<br>CDM (JEDEC Standard No. 22-C101F) |      | 4000<br>500   | V<br>V |
| G005 | Tj     | Junction Temperature             |                                                                            | -40  | 150           | °C     |

### THERMAL DATA

| Item | Symbol | Parameter                           | Conditions                                             |      |      |      | Unit |
|------|--------|-------------------------------------|--------------------------------------------------------|------|------|------|------|
| No.  |        |                                     |                                                        | Min. | Тур. | Max. |      |
| T01  | Та     | Operating Ambient Temperature Range |                                                        | -40  |      | 125  | °C   |
| T02  | Rthja  |                                     | QFN32-5x5 surface mounted to PCB according to JEDEC 51 |      | 40   |      | K/W  |
| T03  | Ts     | Storage Temperature                 |                                                        | -40  |      | 150  | °C   |



Rev D2, Page 9/28

# **ELECTRICAL CHARACTERISTICS**

| ltem     | Symbol            | Parameter                                                                      | Conditions                                                                                                                                                     |            |                                 |                | Unit                 |
|----------|-------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------|----------------|----------------------|
| No.      | <u> </u>          |                                                                                |                                                                                                                                                                | Min.       | Тур.                            | Max.           |                      |
|          | Device            |                                                                                | 1                                                                                                                                                              |            |                                 |                |                      |
| 001      | VDD               | Permissible Supply Voltage<br>AVDD, DVDD, IOVDD                                |                                                                                                                                                                | 3.1        |                                 | 3.6            | V                    |
| 002      | I <sub>AVDD</sub> | Supply Current into AVDD                                                       | AVDD, DVDD, IOVDD = 3.3 V, fin = 1 kHz,<br>inter = x256, ABZ and UVW outputs active                                                                            |            |                                 | 16             | mA                   |
| 003      | I <sub>DVDD</sub> | Supply Current into DVDD                                                       | AVDD, DVDD, IOVDD = 3.3 V, fin = 1 kHz,<br>inter = x256, ABZ and UVW outputs active                                                                            |            |                                 | 30             | mA                   |
| 004      | IIOVDD            | Supply Current into IOVDD                                                      | RS422 drivers enabled (MAIN_CFG.rs422 = 1);<br>quadrature outputs terminated with $120 \Omega$<br>quadrature outputs open                                      |            |                                 | 85<br>2        | mA<br>mA             |
| 005      | I <sub>RST</sub>  | Reset Current<br>(I <sub>AVDD</sub> + I <sub>DVDD</sub> + I <sub>IOVDD</sub> ) | xRST low                                                                                                                                                       |            | 1                               |                | mA                   |
| Signa    | I Inputs an       | d Amplifiers: SIN+, SIN–, COS+, C                                              | OS-                                                                                                                                                            |            |                                 |                | 1                    |
| 101      | Vin()             | Permissible Input Voltage                                                      | Refer to Figure 1<br>Low Input Range (MAIN_CFG.input = 0 or 1)                                                                                                 | 0.35       |                                 | AVDD -<br>1.1  | V                    |
|          |                   |                                                                                | High Input Range (MAIN_CFG.input = 3)<br>For High Input Range and MAIN_CFG.input = 2                                                                           | 1.0        |                                 | AVDD           | V                    |
| 100      | A : () -1:55      | Demain sible Differential langet                                               | refer to Figure 1.                                                                                                                                             |            |                                 |                |                      |
| 102      | Ain()diff         | Permissible Differential Input<br>Amplitude, Max(SIN+ – SIN–) or               | Refer to Figure 2<br>Low Input Range (MAIN_CFG.input = 0 or 1)                                                                                                 | 20         |                                 | 700            | mVpp                 |
|          |                   | Max(COS+ - COS-)                                                               | High Input Range (MAIN_CFG.input = 2 or 3)                                                                                                                     | 65         |                                 | 2000           | mVpp                 |
| 103      | Vcm()             | Permissible Input Common Mode<br>Range, (SIN+ + SIN–)/2 or<br>(COS+ + COS–)/2  | Refer to Figure 3<br>Minimum gain (MAIN_CFG.input≠3)                                                                                                           | 0.7        |                                 | AVDD -<br>1.45 | V                    |
|          |                   | (0001 + 000-)/2                                                                | Maximum gain (MAIN_CFG.input≠3)                                                                                                                                | 0.35       |                                 | AVDD –<br>1.1  | V                    |
|          |                   |                                                                                | Minimum gain (MAIN_CFG.input = 3)<br>Maximum gain (MAIN_CFG.input = 3)                                                                                         | 2.0<br>1.0 |                                 | AVDD<br>AVDD   | V<br>V               |
| 104      | fin()             | Sin/Cos Input Frequency                                                        |                                                                                                                                                                |            |                                 | 700            | kHz                  |
| 105      | Vos()             | Amplifier Input Offset Voltage                                                 |                                                                                                                                                                |            |                                 | ±20            | mV                   |
| 106      | llk()             | Input Leakage Current                                                          |                                                                                                                                                                |            |                                 | ±50            | nA                   |
| 108      | OFFcorr           | Correctable Input Offset Voltage                                               | As percentage of input signal amplitude; input<br>offset voltage is the sum of sensor offset plus<br>amplifier offset (item 105);<br>(step size: 3.9 mV/gain)  | ±25        |                                 |                | %                    |
| 109      | Acorr             | Correctable Balance (Amplitude)<br>Mismatch                                    | Max(Asin, Acos)/Min(Asin, Acos), where Asin<br>and Acos are the SIN/COS input amplitudes<br>respectively. (step size 0.02%)                                    | ±25        |                                 |                | %                    |
| 110      | PHIcorr           | Correctable Phase Error                                                        | (step size 0.014°)                                                                                                                                             |            | ±26                             |                | ٥                    |
| 111      | Rin()diff         | Differential Input Resistance                                                  | Low range (MAIN_CFG.input = 0)<br>Low r. with loss detect. (MAIN_CFG.input = 1)<br>High range (MAIN_CFG.input = 2)<br>High r. and 2.5 Vcm (MAIN_CFG.input = 3) | 10         | 1000<br>0.220<br>0.640<br>0.310 |                | ΜΩ<br>ΜΩ<br>ΜΩ<br>ΜΩ |
|          | <u>,</u>          | its and Amplifier: ZERO+, ZERO-                                                | 1                                                                                                                                                              |            | 1                               | I              |                      |
| 201      | Vin()             | Permissible Input Voltage                                                      |                                                                                                                                                                | 0          |                                 | AVDD           | V                    |
| 202      | Vcm()             | Permissible Input Common Mode<br>Voltage                                       | Refer to Figure 3<br>Minimum gain (MAIN_CFG.zero = 0)                                                                                                          | 0.7        |                                 | AVDD –<br>1.45 | V                    |
|          |                   |                                                                                | Maximum gain (MAIN_CFG.zero = 0)                                                                                                                               | 0.35       |                                 | AVDD –<br>1.1  | V                    |
| <u>.</u> |                   |                                                                                | Minimum gain (MAIN_CFG.zero = 1)<br>Maximum gain (MAIN_CFG.zero = 1)                                                                                           | 2.0<br>1.0 |                                 | AVDD<br>AVDD   | V<br>V               |
| 203      | Vos()             | Input Referenced Offset Voltage                                                |                                                                                                                                                                |            |                                 | ±20            | mV                   |
| 204      | llk()             | Input Leakage Current                                                          |                                                                                                                                                                |            |                                 | ±50            | nA                   |



Rev D2, Page 10/28

# **ELECTRICAL CHARACTERISTICS**

| ltem   | Symbol           | Parameter                                                | Conditions                                                                                                                                                  |           | ·             |          | Unit           |
|--------|------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------|----------|----------------|
| No.    |                  |                                                          |                                                                                                                                                             | Min.      | Тур.          | Max.     |                |
| 205    | OFFcorr          | Correctable Input Offset Voltage                         | As percentage of input signal amplitude; input<br>offset voltage is the sum of sensor offset plus<br>amplifier offset (item 105);<br>(step size 60 mV/gain) | ±100      |               |          | %              |
| 206    | Rin()diff        | Differential Input Resistance                            | Low range (MAIN_CFG.zero = 0)<br>High r. and 2.5 Vcm (MAIN_CFG.zero = 1)                                                                                    | 10        | 1000<br>0.310 |          | ΜΩ<br>ΜΩ       |
| Conve  | erter Perfor     | mance                                                    | <u>`</u>                                                                                                                                                    |           |               |          |                |
| 304    | INL              | Integral Nonlinearity (over one input SIN/COS cycle)     | Refer to Figure 5, 1 Vpp-diff SIN/COS input with compensated offset, gain and phase                                                                         |           |               | 0.1      | 0              |
| 305    | DNL              | Differential Nonlinearity (over one input SIN/COS cycle) | Refer to Figure 5, 1 Vpp-diff SIN/COS input with compensated offset, gain and phase                                                                         |           |               | 0.01     | °              |
| 307    | t <sub>AB</sub>  | Output Phase A vs. B                                     | Refer to Figure 4                                                                                                                                           |           | 25            |          | %              |
| 308    | t <sub>whi</sub> | Duty Cycle at Output A, B                                | Refer to Figure 4                                                                                                                                           |           | 50            |          | %              |
| 310    | t <sub>MTD</sub> | Time Between AB Edges<br>(Minimum Transition Distance)   | Refer to Figure 4, ABLIMIT = 0                                                                                                                              | 1/fosc    | 20            |          | ns             |
| Intern | al Oscillato     | r                                                        | ·                                                                                                                                                           |           | · · ·         |          |                |
| 401    | fosc             | Oscillator Frequency                                     | Tj = 27 °C; AVDD, DVDD = 3.1 V<br>AVDD, DVDD = 3.6 V                                                                                                        | 48<br>48  |               | 51<br>52 | MHz<br>MHz     |
| 402    | TCf              | Temperature Coefficient                                  |                                                                                                                                                             |           | 150           |          | ppm/k          |
| Intern | al EEPRON        | 1                                                        |                                                                                                                                                             |           | · · · ·       |          |                |
| 501    | Nwrite           | Permissible Number of Write Cycles                       | Tj = -40 °C85 °C                                                                                                                                            | 1000      |               |          |                |
| 502    | Tjw              | Write Temperature Range                                  |                                                                                                                                                             | -40       |               | 85       | °C             |
| 503    | Tjr              | Read Temperature Range                                   |                                                                                                                                                             | -40       |               | 125      | °C             |
| 504    | DRTraw           | Raw Data Retention Time *                                | Tj = -40 °C85 °C<br>Tj = -40 °C125 °C                                                                                                                       | 20<br>10  |               |          | years<br>years |
| Reset  | and Start-L      | Jp: xRST                                                 |                                                                                                                                                             |           |               |          |                |
| 601    | DVDDonof         | f DVDD Power-On/Off Threshold                            | xRST tied to DVDD                                                                                                                                           | 2.5       | 2.7           | 3.0      | V              |
| 603    | tstart           | Startup Time                                             | Valid EEPROM configuration, until AB output<br>function;<br>START.wait = 0 (0 ms)<br>START.wait = 3 (10 ms)                                                 |           | 7<br>17       |          | ms<br>ms       |
| 604    | td()lo           | Recommended Reset Activation Time                        | input xRST is digitally debounced                                                                                                                           | 100       |               |          | ns             |
| Digita | I Input Pins     | : xRST, xCALIB, A+/– (Encoder L                          | ink active), A– and B– (BiSS mode), SI, SCLK,                                                                                                               | xSS,GP    | IO, BISS      | EN       | <u>II</u>      |
|        | Vt()hi           | Input Logic Threshold High                               | DVDD = 3.6 V                                                                                                                                                |           |               | 1.9      | V              |
| 702    | Vt()lo           | Input Logic Threshold Low                                | DVDD = 3.3 V                                                                                                                                                | 0.8       |               |          | V              |
| 703    | llk()            | Input Leakage Current at SI, SCLK, xSS                   |                                                                                                                                                             |           |               | ±50      | nA             |
| 704    | f(SCLK)          | Permissible SPI Clock Frequency at SCLK                  | TEST.spi = 1                                                                                                                                                |           |               | 20<br>40 | MHz<br>MHz     |
| 705    | fin(MA)          | Permissible Clock Frequency at MA (A+)                   | BiSSEN = high; BISS_CFG0.ssi = 0 (BiSS)<br>BISS_CFG0.ssi = 1 (SSI)                                                                                          |           |               | 10<br>4  | MHz<br>MHz     |
| 706    | t <sub>RQ</sub>  | Request Time at MA (A+)                                  | BiSSEN = high; for SSI data output to SLO,<br>see Figure 9                                                                                                  |           | 24 / fosc     |          |                |
| Digita | -                |                                                          | - (CMOS drivers enabled: MAIN_CFG.rs422 =                                                                                                                   | 0), Z– (B | iSS mod       |          |                |
| 801    | I()max           | Permissible Output Current                               | Per pin, indefinite                                                                                                                                         |           |               | ±10      | mA             |
| 802    | Vout()hi         | Output Voltage High                                      | I() = -4 mA,<br>MAIN_CFG.irqpp = 1 (for xIRQ push-pull)                                                                                                     | 2.4       |               |          | V              |
| 803    | Vs()hi           | Saturation Voltage High                                  | Vs()hi = IOVDD - V(); I() = -4 mA,<br>MAIN_CFG.irqpp = 1 (for xIRQ push-pull)                                                                               |           |               | 0.7      | V              |
| 804    | Vs()lo           | Saturation Voltage Low                                   | I() = 4 mA                                                                                                                                                  |           |               | 0.7      | V              |
| 805    | lsc()hi          | Short-Circuit Current High                               | Any pin shorted to DVSS                                                                                                                                     | -30       | -16           |          | mA             |
| 806    | lsc()lo          | Short-Circuit Current Low                                | Any pin shorted to DVDD                                                                                                                                     |           | 16            | 30       | mA             |

\* The implemented error correction can extend the data retention significantly.



Rev D2, Page 11/28

# **ELECTRICAL CHARACTERISTICS**

| ltem   | Symbol                                     | Parameter                               | Conditions                                                                 |        |                                 |                | Unit    |
|--------|--------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------|--------|---------------------------------|----------------|---------|
| No.    | -                                          |                                         |                                                                            | Min.   | Тур.                            | Max.           |         |
| 807    | tr()                                       | Rise Time                               | DVDD = 3.3 V, CL = 50 pF, 10% $ ightarrow$ 90% VDD                         |        |                                 | 20             | ns      |
| 808    | tf()                                       | Fall Time                               | DVDD = 3.3 V, CL = 50 pF, 10% $\rightarrow$ 90% VDD                        |        |                                 | 20             | ns      |
| 809    | t <sub>TO</sub> (),<br>t <sub>TOA</sub> () | Slave Timeout at SLO (B+)               | BiSSEN = high for BiSS & SSI;<br>BiSS_CFG0.at = 0 (fixed), see Fig. 9, 10; |        | 1024<br>/fosc                   |                |         |
|        |                                            |                                         | BiSS_CFG0.at = 1 (adaptive),<br>see Figure 11                              | 8/fosc | t <sub>init</sub> +<br>4 / fosc | 1024<br>/ fosc |         |
| RS42   | 2 Drivers: A                               | A+/A–, B+/B–, Z+/Z– (RS422 drive        | ers enabled: MAIN_CFG.rs422 = 1)                                           |        | ,,                              |                |         |
| 901    | ldrv()                                     | Nominal RS422 Driver Current            | RL() = $120 \Omega$ between + and – terminals                              | 20     |                                 | 27             | mA      |
| 902    | lsc()hi                                    | Short Circuit Current High              | + or – pin shorted to IOVSS                                                | -55    |                                 |                | mA      |
| 903    | lsc()lo                                    | Short-Circuit Current Low               | + or – pin shorted to IOVDD                                                |        |                                 | 35             | mA      |
| LED (  | Output (ena                                | bled: LED_CFG.en = 1)                   |                                                                            |        | ,,                              |                |         |
| A01    | l()max                                     | Permissible Output Current              | for continuous operation                                                   |        |                                 | ±15            | mA      |
| A02    | Vout()hi                                   | Output Voltage High                     | VDD = 3.3 V, Tj = 27 °C, I() = -10 mA                                      |        | 2.7                             |                | V       |
| A03    | Vs()hi                                     | Saturation Voltage High                 | Vs()hi = DVDD - V(LED); I() = -10 mA                                       |        |                                 | 1              | V       |
| A04    | Vs()lo                                     | Saturation Voltage Low                  | I() = 10 mA                                                                |        |                                 | 1              | V       |
| A05    | lsc()hi                                    | Short-Circuit Current High              | LED pin shorted to DVSS                                                    | -40    |                                 |                | mA      |
| A06    | lsc()lo                                    | Short-Circuit Current Low               | LED pin shorted to DVDD                                                    |        |                                 | 42             | mA      |
| Bias ( | Outputs: V                                 | C, VREF                                 |                                                                            |        |                                 |                |         |
| B01    | VC                                         | Bias Voltage VC                         | I(VC) = 0                                                                  |        | 50                              |                | %AVDD   |
| B02    | dVREF                                      | ADC Reference Voltage VREF<br>versus VC | dVREF = V(VREF) - V(VC); I(VREF) = 0                                       | -1.1   | -1                              | -0.9           | V       |
| Temp   | erature Ser                                | isor                                    |                                                                            |        |                                 |                |         |
| C01    | Тасс                                       | Temperature Sensor Accuracy             | Tj = 100 °C                                                                |        | ±2                              | ±5             | °C<br>℃ |







Rev D2, Page 12/28



Figure 2: Differential Input Amplitude (Ain()diff), Max(SIN+ – SIN–) or Max(COS+ – COS–)







Figure 4: Description of AB output signals





Rev D2, Page 13/28

# **OPERATING REQUIREMENTS: SPI Interface**

Operating conditions: AVDD = DVDD = IOVDD = +3.1...+3.6 V, AVSS = DVSS = IOVSS = 0 V, Tj = -40...125 °C

| ltem   | Symbol          | Parameter                                                              | Conditions                                         |           |      | Unit     |
|--------|-----------------|------------------------------------------------------------------------|----------------------------------------------------|-----------|------|----------|
| No.    | -               |                                                                        |                                                    | Min.      | Max. |          |
| SPI In | terface Tin     | ning                                                                   |                                                    |           |      |          |
| 1001   | t <sub>C1</sub> | Permissible Clock Cycle Time                                           | TEST.spi = 0 (see Elec. Char. 704)<br>TEST.spi = 1 | 50<br>25  |      | ns<br>ns |
| 1002   | t <sub>D1</sub> | Clock Signal Lo Level Duration                                         | TEST.spi = 0<br>TEST.spi = 1                       | 15<br>7.5 |      | ns<br>ns |
| 1003   | t <sub>D2</sub> | Clock Signal Hi Level Duration                                         | TEST.spi = 0<br>TEST.spi = 1                       | 15<br>7.5 |      | ns<br>ns |
| 1004   | t <sub>S1</sub> | Setup Time: xSS lo before SCLK lo $\rightarrow$ hi                     |                                                    | 80        |      | ns       |
| 1005   | t <sub>H1</sub> | Hold Time: xSS lo after SCLK hi $\rightarrow$ lo                       |                                                    | 50        |      | ns       |
| 1006   | t <sub>W1</sub> | Wait Time: between xSS lo $\rightarrow$ hi and xSS hi $\rightarrow$ lo |                                                    | 200       |      | ns       |
| 1007   | t <sub>S2</sub> | Setup Time:<br>SI stable before SCLK lo $\rightarrow$ hi               |                                                    | 5         |      | ns       |
| 1008   | t <sub>H2</sub> | Hold Time: SI stable after SCLK lo $\rightarrow$ hi                    |                                                    | 10        |      | ns       |
| 1009   | t <sub>P1</sub> | Propagation Delay:<br>SO stable after xSS hi $\rightarrow$ lo          |                                                    |           | 60   | ns       |
| 1010   | t <sub>P2</sub> | Propagation Delay:<br>SO high impedance after xSS lo $\rightarrow$ hi  |                                                    |           | 25   | ns       |
| 1011   | t <sub>P3</sub> | Propagation Delay: SO stable after SCLK hi $\rightarrow$ lo            |                                                    |           | 20   | ns       |



Figure 6: SPI Timing



Rev D2, Page 14/28

# **OPERATING REQUIREMENTS: Encoder Link Interface**

### Operating conditions: AVDD = DVDD = IOVDD = +3.1...+3.6 V, AVSS = DVSS = IOVSS = 0 V, Tj = -40...125 °C

| ltem  | Symbol               | Parameter                               | Conditions                             |          |          | Unit |
|-------|----------------------|-----------------------------------------|----------------------------------------|----------|----------|------|
| No.   |                      |                                         |                                        | Min.     | Max.     |      |
| Encod | ler Link Ac          | tivation Sequence Timing (RS422 driv    | ers enabled: MAIN_CFG.rs422 = 1)       |          |          |      |
| I101  | T1                   | Activation Sequence Interval 1          | A+ > 2.4 V, A- > 2.4 V                 | 0.25     | 2        | ms   |
| I102  | T2                   | Activation Sequence Interval 2          | A+ < 0.8 V, A- > 2.4 V                 | T1 – 10% | T1 + 10% | ms   |
| I103  | T3                   | Activation Sequence Interval 3          | A+ < 0.8 V, A- < 0.8 V                 | T1 – 10% | T1 + 10% | ms   |
| I104  | T4                   | Activation Sequence Interval 4          | A+ > 2.4 V, A- < 0.8 V                 | T1 – 10% | T1 + 10% | ms   |
| Encod | er Link Int          | erface Timing (after activation) (RS422 | 2 drivers enabled: MAIN_CFG.rs422 = 1) |          |          |      |
| I105  | fclk(A+)             | ELink Clock Frequency                   | Signal driven into A+                  |          | 1.0      | MHz  |
| I106  | t <sub>D1</sub> (A+) | ELink Clock Signal Hi Level Duration    | Signal driven into A+                  | 200      |          | ns   |
| I107  | t <sub>D2</sub> (A+) | ELink Clock Signal Lo Level Duration    | Signal driven into A+                  | 200      |          | ns   |
| I108  | t <sub>S</sub> (A–)  | ELink Input Setup Time                  | Signal driven into A-                  | 200      |          | ns   |
| I109  | t <sub>H</sub> (A–)  | ELink Input Hold Time                   | Signal driven into A-                  | 200      |          | ns   |
| I110  | t <sub>P</sub> (A–)  | ELink Output Propagation Delay          | Signal driven out on A-                |          | 200      | ns   |





### Figure 7: Encoder Link Activation Sequence



Figure 8: Encoder Link Read and Write Timing



Rev D2, Page 15/28

# **OPERATING REQUIREMENTS: BiSS Interface**

Operating conditions: AVDD = DVDD = IOVDD = +3.1...+3.6 V, AVSS = DVSS = IOVSS = 0 V, Tj = -40...125 °C

| ltem                                                    | Symbol             | Parameter                                            | Conditions                                                    |                  |                 | Unit |
|---------------------------------------------------------|--------------------|------------------------------------------------------|---------------------------------------------------------------|------------------|-----------------|------|
| No.                                                     |                    |                                                      |                                                               | Min.             | Max.            |      |
| SSI pr                                                  | rotocol (Bi        | SSEN pin high and BISS_CFG0.ssi = 1)                 |                                                               |                  |                 |      |
| I201                                                    | t <sub>C</sub>     | Permissible Clock Period                             | see Elec. Char. 705; with $t_{\text{RQ}}$ according to I204   | 250              |                 | ns   |
| 1202                                                    | t <sub>L1</sub>    | Clock Signal Hi-Level Duration                       |                                                               | 125              | t <sub>TO</sub> | ns   |
| I203                                                    | t <sub>L2</sub>    | Clock Signal Lo-Level Duration                       |                                                               | 125              | t <sub>TO</sub> | ns   |
| 1204                                                    | t <sub>RQ</sub>    | Request Time                                         | Clock low-level duration at MA input (due to Elec. Char. 706) | 500              |                 | ns   |
| I205                                                    | t <sub>P3</sub>    | Output Propagation Delay                             |                                                               |                  | 50              | ns   |
| I206                                                    | t <sub>TO</sub>    | Slave Timeout                                        |                                                               | see Elec.        | Char. 809       |      |
| 1207                                                    | t <sub>Cycle</sub> | Permissible Clock Cycle Time                         |                                                               | *                | indefinite      |      |
| BiSS C protocol (BiSSEN pin high and BISS_CFG0.ssi = 0) |                    |                                                      |                                                               |                  |                 |      |
| I208                                                    | t <sub>C</sub>     | Permissible Clock Period                             | see Elec. Char. 705                                           | 100              |                 | ns   |
| 1209                                                    | t <sub>L1</sub>    | Clock Signal Hi-Level Duration                       |                                                               | 40               | t <sub>TO</sub> | ns   |
| I210                                                    | t <sub>L2</sub>    | Clock Signal Lo-Level Duration                       |                                                               | 40               | t <sub>TO</sub> | ns   |
| I211                                                    | t <sub>busy</sub>  | Minimum Data Output Delay                            |                                                               | 2 t <sub>C</sub> |                 |      |
| I212                                                    | t <sub>busy</sub>  | Maximum Data Output Delay                            |                                                               |                  | 400             | ns   |
| I213                                                    | t <sub>P3</sub>    | Output Propagation Delay                             |                                                               |                  | 50              | ns   |
| l214                                                    | t <sub>TO</sub>    | Slave Timeout                                        |                                                               | see Elec.        | Char. 809       |      |
| 1215                                                    | t <sub>S1</sub>    | Setup Time: SLI stable before MA hi $\rightarrow$ lo |                                                               | 25               |                 | ns   |
| I216                                                    | t <sub>H1</sub>    | Hold Time: SLI stable after MA hi $\rightarrow$ lo   |                                                               | 10               |                 | ns   |
| l217                                                    | t <sub>Cycle</sub> | Permissible Clock Cycle Time                         |                                                               | *                | indefinite      |      |

Note: \* Allow  $t_{TO}$  to elapse.



Figure 9: SSI protocol timing



Figure 10: BiSS protocol timing



Figure 11: BiSS slave timeout



Rev D2, Page 16/28

# **OPERATING REQUIREMENTS: ADI Interface**

| Operating conditions | : AVDD = DVDD = IOVDD = +3.1. | +3.6 V, AVSS = DVSS = IC | 0VSS = 0 V, Tj = −40…125 °C |
|----------------------|-------------------------------|--------------------------|-----------------------------|
|----------------------|-------------------------------|--------------------------|-----------------------------|

| ltem<br>No. | Symbol                            | Parameter                                                     | Conditions                                                    | Min.           | Max.        | Unit             |
|-------------|-----------------------------------|---------------------------------------------------------------|---------------------------------------------------------------|----------------|-------------|------------------|
| -           | ⊥<br>Protocol (A                  | ADI CFG.biss = 1)                                             |                                                               |                |             | -                |
| 1301        | t <sub>C</sub>                    | Clock Period                                                  | ADI_CFG.freq = 0<br>ADI_CFG.freq = 1                          | 5.9<br>0.59    | 7.7<br>0.77 | μs<br>µs         |
| 1302        | t <sub>L1</sub> , t <sub>L2</sub> | Clock Signal Hi/Lo Level Duration                             |                                                               | 5              | 50          | %t <sub>C</sub>  |
| 1303        | t <sub>busy</sub>                 | Permissible Processing Time                                   | relative to clock period                                      |                | $\infty$    | % t <sub>C</sub> |
| 1304        | t <sub>P0</sub>                   | Permissible Propagation Delay (Line Delay Compensation)       | not supported<br>(data is captured on next rising clock edge) | 1              | 0           | ns               |
| 1305        | Δt <sub>P</sub>                   | Permissible Propagation Delay<br>Variance                     | not supported (refer to $t_S$ and $t_H$ )                     |                |             | % t <sub>C</sub> |
| 1306        | t <sub>s</sub>                    | Setup Time: Data stable before clock edge lo $\rightarrow$ hi | without line delay compensation $(t_{P0} = 0)$                | 100            |             | ns               |
| 1307        | t <sub>H</sub>                    | Hold Time: Data stable after clock edge lo $\rightarrow$ hi   | without line delay compensation $(t_{P0} = 0)$                | 0              |             | ns               |
| 1308        | t <sub>TO</sub>                   | Permissible Slave Timeout                                     |                                                               | t <sub>C</sub> |             | μs               |
| 1309        | t <sub>Cycle</sub>                | Clock Cycle Time                                              | Note: This value can vary during operation.                   | 1              | 3           | ms               |
| SSI P       | rotocol (AI                       | DI_CFG.biss = 0)                                              |                                                               |                |             |                  |
| 1310        | t <sub>C</sub>                    | Clock Period                                                  | ADI_CFG.freq = 0<br>ADI_CFG.freq = 1                          | 5.9<br>0.59    | 7.7<br>0.77 | μs<br>μs         |
| 1311        | t <sub>L1</sub> , t <sub>L2</sub> | Clock Signal Hi/Lo Level Duration                             |                                                               | 5              | 50          | % t <sub>C</sub> |
| 1312        | t <sub>S</sub>                    | Setup Time: Data stable before clock edge lo $\rightarrow$ hi |                                                               | 100            |             | ns               |
| 1313        | t <sub>H</sub>                    | Hold Time: Data stable after clock edge lo $\rightarrow$ hi   |                                                               | 0              |             | ns               |
| I314        | t <sub>TO</sub>                   | Permissible Slave Timeout                                     |                                                               | t <sub>C</sub> |             | μs               |
| I315        | t <sub>Cycle</sub>                | Clock Cycle Time                                              | Note: This value can vary during operation.                   | 1              | 3           | ms               |



# Figure 12: ADI timing with BiSS protocol







Rev D2, Page 17/28

# FUNCTIONAL BLOCK DIAGRAM



Figure 14: Functional Block Diagram

The iC-TW29 uses a modular architecture as shown in Figure 14.

Differential sine and cosine sensor signals are converted to a 14-bit interpolated angle (IA) within one input cycle by the interpolator. The interpolator also provides complete analog and digital error correction for the input signals to ensure lowest angular error and jitter. A sophisticated digital filter with fixed or variable bandwidths improves performance with noisy inputs.

The zero channel generates the zero gating window (ZW) from analog or digital zero or index sensors which can be used to generate a traditional once-per-revolution Z output. The ZERO input can also be used to reset the gearbox counter and to capture the current full absolute position of the iC-TW29.

The gearbox tracks the input cycles within a revolution and provides a normalized 26-bit output representing the angle within one output revolution (NR). This is synchronized with the revolution count (RC) and the cycle count (CC) from the absolute data interface (ADI) or SPI port to form the complete absolute position. A programmable noise and jitter filter increases angle resolution by two or more bits depending on configuration. Hysteresis and eccentricity correction The full absolute position value of the iC-TW29 can be captured and read out over the SPI port. This position capture takes place on the rising edge of the zero gating window and can also be configured to generate an interrupt. The most recent four absolute position values are saved in a FIFO. This allows touch-probe or distance-coded index applications to be easily implemented.

Traditional encoder quadrature (ABZ) outputs are available as RS-422 compatible differential or single-ended signals depending on device configuration. The ABZ output resolution (edges or AB cycles per revolution) is programmable and independent of the input resolution (input cycles per revolution). The zero gating window (ZW) from the zero signal path can be used to generate a programmable-width Z output synchronized with the AB outputs. The Z output can also be synthesized from absolute position data when the ZERO input is not used.

The ABZ output module incorporates a programmable AB output frequency limiter that guarantees a minimum separation time between AB edges. This is useful to avoid counting errors with PLCs or counters with input frequency limits less than the 12.5 MHz maximum AB output frequency of the iC-TW29.



When the AB output frequency is being limited, the AB outputs lag behind the sin/cos inputs. If this condition is temporary or transient, the AB outputs catch up when the limiter is no longer active. If this condition persists, however, a fatal fault is generated and the iC-TW29 stops operating. The AB output frequency limiter can also be programmed to activate xIRQ.

3-phase UVW outputs for commutation of brushless motors with up to 64 poles (32 pole pairs) per revolution are also available as RS-422 compatible differential or single-ended signals depending on device configuration.

A BiSS Slave interface provides BiSS C-Mode bidirectional communication of output angle (with independently programmable resolution), revolution count, and configuration data. Encoder Profiles 3, 3S (Safety), and 4 are implemented in the iC-TW29 or a custom profile may be defined using a host processor. BiSS protocol commands are not executed by the iC-TW29 in stand-alone applications. Also in hosted applications, BiSS protocol commands are not passed onto the external microprocessor via the SPI port. However, user-defined system commands could be implemented on the microprocessor and called up by the BiSS control data communication.

The BiSS interface can be configured to implement BiSS Standard Encoder Electronic Data Sheet (EDS) SE. This allows the BiSS master to read the encoder configuration over the BiSS interface at startup. In hosted applications, the host processor can implement any BiSS EDS.

UVW scan mode allows external UVW signals to be read by the iC-TW29 and sent to the BiSS master with the BiSS single cycle data (BP4 or custom encoder profile only). This allows commutation of a brushless motor over BiSS before absolute position is synchronized.

The absolute data interface (ADI) is a BiSS/SSI master for reading revolution and cycle count information from an external absolute position system (such as iC-PVL). Up to four synchronization bits can be used.

The I/O multiplexer determines which signals are transferred to the output pins. One of 23 output modes (combinations of output types) can be selected. Up to two different output types may be used simultaneously.

The SPI port is available for use by an external host processor for initial calibration or general communication. The iC-TW29 provides comprehensive monitoring functions for status and faults, chip temperature and sin/cos input signal quality.

The status/fault monitor monitors 16 internal conditions, each of which can be individually configured to activate a fault output to notify an external system during operation. The fault output is the active-low interrupt request output (xIRQ) pin. In stand-alone applications, xIRQ can be used to directly drive a fault LED. In hosted applications, xIRQ is typically used to interrupt the host when a fault occurs. In addition, real-time status and fault information is available over the SPI and BiSS interfaces.

The iC-TW29 incorporates an on-chip temperature sensor. The temperature monitor can provide real-time chip temperature data to a host processor or BiSS master. The temperature monitor can be configured to activate a status bit when chip temperature exceeds a programmable limit. This condition can also activate xIRQ.

The sin/cos amplitude monitor continuously monitors the amplitude of the sin/cos input signals by calculating the quantity  $\sqrt{\sin^2 + \cos^2}$ . If the input amplitude is outside configured limits, a status bit is activated and an interrupt can be generated.

The excessive error monitor continuously calculates the residual offset, balance, and phase error of the corrected sin/cos signals. These residues represent the uncorrected signal error of the sin and cos channels, and are typically zero (or near zero) when auto adaption is used. If any of the error residues exceeds configured limits, a status bit is set and an interrupt can be generated. In applications where auto adaption cannot be used, the residues allow sensor signal quality to be monitored by a host processor.

The excessive adaption monitor continuously compares the current offset, balance, and phase correction parameter values to baseline values store in the EEPROM during device configuration. If any of the correction values deviate from the base values (due to auto adaption) by more than the configured limits, a status bit is set and an interrupt can be generated.

Auto calibration is used at initial device commissioning to automatically determine gain, offset, channel balance, and phase compensation values for the sin, cos, and zero channels. Auto calibration is initiated using the xCALIB input pin or via a serial command. Calibrated values can be stored in the internal EEPROM for use on subsequent startups.



#### Rev D2, Page 19/28

Auto adaption maintains optimal offset, channel balance, and phase compensation values for the sin and cos channels during operation to ensure maximum interpolator accuracy and lowest jitter under all operating conditions.

A configurable LED intensity control uses the calculated sin/cos amplitude value to control the intensity of an optical sensor LED via the pulse-width modulated LED output (pin 26). This maintains the sin/cos signals at their calibrated amplitude in the presence of LED ageing and varying application conditions.

Device startup can proceed automatically for stand-alone applications or under the control of a host processor in hosted applications. In general, outputs are not enabled until the appropriate position (relative or absolute) is established.

Device and chip identification is provided in the form of a unique factory-programmed chip serial number as well as a chip ID and revision code. In BiSS applications, user-programmable manufacturer ID, product ID, device serial number, and production date are available.

The iC-TW29 incorporates an internal write-protected EEPROM to store configuration and initial calibration data for use at startup. In addition to a standard check-sum on the EEPROM data, sophisticated data encoding allows detection and correction of single-bit errors and detection of two-bit errors for enhanced application security. The EEPROM can be unlocked using the SPI, and using BiSS or the Encoder Link interfaces if configured.

The Encoder Link interface provides read/write access to the iC-TW29's internal registers using the A+ and A– outputs in ABZ or UVW output modes. This is useful for field reconfiguration or diagnostics of products incorporating the iC-TW29. Encoder Link can only be used for configuration and diagnostics, it cannot be used to read position. Encoder Link can be disabled to eliminate tampering with finished products.



Rev D2, Page 20/28

### **ELECTRICAL CONNECTIONS**

The basic electrical connections for an incremental stand-alone application with differential ABZ outputs are shown in Figure 15. Other than the sin/cos sensor, only a few bypass capacitors and other components are required for operation.

# **Application Hint**

The input voltages must not exceed the chip's supply voltage (3.3 V).



Figure 15: Typical Electrical Connections For Incremental Stand-Alone Application



#### Rev D2, Page 21/28

The basic electrical connections for an absolute multiturn stand-alone application using BiSS are shown in Figure 16. An external RS422-compatible driver/receiver, such as the iC-HF, and a 5 V-to-3.3 V level shifter, such as the TXS0104E, is required. An external multiturn device, such as the iC-PVL, is connected to the absolute data interface.



Figure 16: Typical Electrical Connections For Absolute BiSS Stand-Alone Application

Alternatively, resistive voltage dividers can be used instead of an explicit level shifter chip. In this case, values of 470  $\Omega$  and 560  $\Omega$  are recommended to drive MA (A+), SLI (Z+), and Data In (B–). This will add 15 mA of current consumption.

The BiSS interface is enabled by connecting the BiS-SEN input pin to 3.3 V as shown. The iC-HF is used in BiSS bus structure mode. See the iC-HF data sheet for more information.



Rev D2, Page 22/28

The basic electrical connections for an incremental hosted application using a single iC-TW29 are shown in Figure 17. Multiple iC-TW29s can also be bussed or

chained together using the same SPI port on the host processor.



Figure 17: Typical Electrical Connections For Hosted Application

### **Power and Ground**

The iC-TW29 requires a high quality ground and clean 3.3 V power supplies. There are three separate power/ground pin pairs, one each for the analog (AVDD/AVSS), digital (DVDD/DVSS), and I/O (IOVD-D/IOVSS) circuitry.

In most cases, it is sufficient to connect all three power pins to the same low-impedance power source, preferably an on-board voltage regulator. Likewise, the three ground pins can usually be connected to the same solid ground plane on the PC board. If necessary, separate voltage regulators can be used to power each section to provide enhanced noise immunity. In all cases, each power pin should have a dedicated  $1\mu$ F decoupling capacitor placed as close to the iC-TW29 as possible.

### **Reference Outputs**

The reference outputs VREF and VC must each be decoupled to ground with separate 100 nF capacitors placed as close to the iC-TW29 as possible. VC should

not be used to bias external circuitry or the sin/cos or ZERO inputs with single-ended sensors.

#### xCALIB Input

The active-low xCALIB input is used to activate the auto-calibration feature of the iC-TW29. A push-button and pull-up resistor can be connected to this input as shown for easy manual calibration. xCALIB can also be controlled by a host processor output, if desired.

If push-button calibration is not required, xCALIB should be connected to 3.3 V to avoid spurious calibration.

#### **SIN and COS Inputs**

The iC-TW29 connects directly to magnetic (such as iC-SM2L or iC-SM5L) and optical (such as iC-LSHB or iC-PT...H series) sensors providing differential sin/cos outputs, as shown in Figure 18 and Figure 19.



Rev D2, Page 23/28



Figure 18: Magnetic Sensor Connection



Figure 19: Optical Sensor Connection

Nominal differential signal amplitudes between 20 mV and 2.0 V in two ranges can be accommodated.

# **ZERO** Inputs

The iC-TW29 can interface to a wide range of differential or single-ended index or zero sensors to provide a Z output which is synchronized with the AB outputs or to reset the gearbox counter. Optical sensors usually provide differential zero or index signals along with the sin/cos signals. In magnetic systems, a separate zero sensor is usually required.

Digital zero sensors (Hall, MR, and others) typically provide a single-ended active-low signal via an open-drain output that pulls low in the presence of a magnetic field. Connect active-low (open drain) digital index sensors to the iC-TW29 ZERO– input and connect the ZERO+ input to VDD/2 using a resistive voltage divider as shown in Figure 20.



Figure 20: Digital Index Sensor Connection

Analog-output zero sensors, such as MR bridges, can also be used with the iC-TW29 as shown in Figure 21.



Figure 21: Analog Index Sensor Connection

To produce a Z output once every input cycle, connect ZERO+ to 3.3 V and ZERO– to ground. This is useful in on-axis applications where one input revolution produces only one input cycle.

If no Z output from the iC-TW29 is required, connect ZERO+ to ground and ZERO– to 3.3 V.



### **ABZ Outputs**

The iC-TW29 can be configured to provide differential ABZ outputs capable of driving 20 mA into a terminated RS422 line. The A+, A–, B+, B–, Z+, and Z– outputs can be directly connected to the RS422 line as shown in Figure 22.



Figure 22: ABZ Output Connection

The three signal pairs should be terminated with a 120  $\Omega$  resistor at the far (receiving) end of the cable as shown. The RS422-compatible line driver can be disabled to save power for local or short-run applications. In this case, termination resistors should not be used.

### **UVW Outputs**

The iC-TW29 can be configured to provide differential UVW outputs or simultaneous single-ended ABZ and UVW outputs.

# **xRST** Input

The iC-TW29 contains a built-in power-on-reset (POR) circuit that controls the safe startup of the device. In most applications, no external components are required and xRST can be connected directly to 3.3 V.

Alternatively, an RC network with recommended values of 47 k $\Omega$  and 100 nF can be connected to the active-low xRST input to extend device reset in case of a slow-rising supply as shown in Figure 23.



Figure 23: xRST Connection

In stand-alone applications, it is recommended to always provide for an RC network on the PC board and only populate the capacitor if required. Without the capacitor, the resistor provides the necessary pull-up.

In hosted applications, the xRST input is best controlled by the host. For battery-powered applications, the host can hold xRST low to reduce power consumption (low power mode). See spec. item 005.

### xIRQ

In stand-alone applications, xIRQ functions as an active-low fault output. It can be used to directly drive an LED with an appropriate current-limiting resistor for fault indication.

In hosted applications, xIRQ can be connected to an interrupt request input on the host processor. In this way, when a warning or fault occurs, the host processor can query the iC-TW29 to determine what action to take. xIRQ can also be configured as an external fault input.

xIRQ can be configured as an open-drain output allowing a wired-OR connection of multiple iC-TW29s to a single interrupt request input on the host processor.

Finally, xIRQ can be configured as an external interrupt request input.

#### LED Output

The iC-TW29 can be configured to provide LED intensity control for optical sensors. The LED output functions as a high-current output to drive the illumination LED used with an optical sensor.

If the LED intensity control functionality is not needed, the LED output can be configured for use as general-purpose I/O.

#### **BiSSEN Input**

The BiSSEN input is used to enable the TW29's BiSS interface. Connect BiSSEN to 3.3 V to enable the BiSS interface; connect BiSSEN to ground to disable the BiSS interface. Regardless of the EEPROM configuration data, the I/O pins A+, B+, Z+ are used for MA, SLO, SLI.

#### **General-Purpose I/O**

The GPIO pin can be configured as a general-purpose input or output. If configured as an input, it can be further configured as a BiSS position preset input. In this case, a push-button and pull-up resistor can be connected to this input for easy manual presetting.



### Rev D2, Page 25/28

### **SPI Port**

The iC-TW29 provides a standard SPI (Serial Peripheral Interface) slave port that can be used for device configuration and communication with a host processor. Connect the SPI port pins to the host processor as shown in Figure 24.



Figure 24: SPI Port Connection

If the host processor or microcontroller can be disconnected, the SPI port pins must be pulled up or down as shown in Figure 24. Do not allow any of the SPI port pins to float.

Although Figure 24 shows a single-device application, multiple iC-TW29's can also communicate over a single SPI channel to a host processor.

# **Reserved Pins**

All reserved pins must be tied to ground as shown in Figures 15, 16, and 17 for proper operation.



### **CONFIGURATION AND CALIBRATION**

#### Introduction

The iC-TW29 uses a modular architecture. This means that only the enabled modules and required features need to be configured. For example, if ABZ outputs are not enabled, the ABZ output module does not need to be configured.

Configuration values for enabled modules and required features must be written to the TW29's internal EEP-ROM using the BiSS or SPI ports or the Encoder Link interface before the device can be used. For stand-alone applications, the easiest way to accomplish this is to use one of the iC-TW29 demo boards and the free Graphical User Interface (GUI) software.

The iC-TW29 EVAL TW29\_1D evaluation board implements the iC-TW29 and a USB interface for direct communication with the GUI software for ABZ and UVW applications. The iC-TW29 EVAL TW29\_3D evaluation board implements the iC-TW29 and a USB interface for direct communication with the GUI software for BiSS and SSI applications. Using one of these boards, a functional prototype encoder can be quickly assembled and configured. See the iC-TW29 EVAL TW29\_1D and 3D datasheet for more information.

The TW29\_1D evaluation board includes a break-away programmer that can be used for prototype development to configure an external iC-TW29 via the SPI or Encoder Link interfaces using the free GUI software. In series production, this programmer can be employed to download pre-engineered configurations to iC-TW29s embedded in products.

In hosted applications (where the SPI port is used to communicate with the host processor), the iC-TW29 must be configured via the host, or through the BiSS or Encoder Link interfaces.

The remainder of this section assumes use of a TW29\_1D (ABZ) or TW29\_3D (BiSS) demo board in a rotary application with or without a zero sensor. The GUI software is used for configuration and calibration via SPI communication.

#### **Default Configuration**

To ensure known starting conditions, load the default configuration file using the File menu in the GUI. This sets all parameters to their default or recommended values and disables the monitors to avoid nuisance faults during configuration and calibration. Once the iC-TW29 is configured and calibrated, the monitors and other advanced features can be enabled as needed. Click on the EEPROM block in the block diagram on the main GUI window to open the EEPROM tab and save the default configuration to EEPROM. Finally, restart the iC-TW29 by clicking the play button (▷) on the main GUI window.

**Note:** iC-TW29 QFN32-5x5 devices as shipped are not pre-programmed to allow operation. A predefined application configuration file or the default configuration file must be loaded to an as-shipped chip and saved to EEPROM before attempting any additional configuration.

#### Input Configuration and Calibration

Click on the AFE-IPO (Analog Front End and Interpolator) tab. Select the signal range that corresponds to the attached sin/cos and zero sensors. In general, use low range for passive sensors (like AMR and un-amplified Hall) and high range for powered (amplified Hall or photo diode) sensors. See Figures 2 and 3 for more information on signal ranges. The other parameters can be left at their default values.

In the Calibration tab, check "Auto calibrate sine/cosine offsets, gains, and phase" and "Automatically store calibrated values to EEPROM." If a zero sensor is connected, also check "Auto calibrate zero analog offset and gain" and "Auto calibrate IA phase shift."

With the sin/cos and zero (if used) sensors generating signals, click the Auto-calibration "Start" button in the GUI or the xCALIB button on the demo board to begin auto calibration. When the values in the signal path diagram on the Calibration tab have settled to non-zero values, click the Auto-calibration "Stop" button. This stops auto calibration and stores the calibrated values to EEPROM.

With the sensors still generating signals, click the Adaption tab. The Sine and Cosine Amplitude bar graphs should show signal amplitudes of 2400±100. If not, change the input range settings (AFE-IPO tab) as required and re-run auto calibration.

Once the signal path has been successfully calibrated, enable auto adaption in the adaption tab for offset, balance, and phase as required. Save these configuration values to EEPROM using the EEPROM tab. With auto adaption enabled and the sensors generating signals, the correction values on the signal path diagram in the calibration tab should be changing by small amounts.



#### Rev D2, Page 27/28

In the Gearbox tab, set the Revolution Counter Length as required. The default is 16 bits. If revolution counting is not needed, the counter can be left at the default value or set to zero.

Set the Input Cycles per Revolution to match the number of sin/cos cycles generated by the sensor per output revolution. Save these values to EEPROM. The other parameters in this tab can be left at their default values.

### **ABZ/UVW** Configuration

To provide differential and line driver ABZ or UVW outputs, the iC-TW29 must not be in BiSS mode. Confirm that BISSEN = 0 in the main GUI window. This is the case with the TW29\_1D demo board.

In the I/O tab, select the desired functionality of the positive and negative outputs. For example, for differential RS-422 ABZ outputs, select "A+, B+, Z+" for the positive outputs, select "A–, B–, Z–" for the negative outputs, and enable the RS422 line driver. The other parameters in this tab can be left at their default values.

In the ABZ/UVW tab, enter the resolution for the AB outputs as the desired number of increments (edges) per output revolution. Enter the desired number of UVW cycles per output revolution if the UVW outputs are used. The other parameters in this tab can be left at their default values. Save the configuration to EEPROM using the EEPROM tab, and restart the iC-TW29 by clicking the play button ( $\triangleright$ ) in the main GUI window.

### **BiSS/SSI** Configuration

To use BiSS or SSI output, the iC-TW29 must be in BiSS mode. Confirm that BISSEN = 1 in the main GUI window. This is the case with the TW29\_3D demo board.

The default BiSS configuration uses BP3 (Standard Encoder Profile), 4 096 increments per singleturn revolution, and no multiturn bits. This configuration may be changed as desired, but the iC-TW29 must be restarted by clicking the play button ( $\triangleright$ ) in the main GUI window for any changes to be recognized by the BiSS Master.

iC-Haus expressly reserves the right to change its products, specifications and related supplements (together the Documents). A Datasheet Update Notification (DUN) gives details as to any amendments and additions made to the relevant Documents on our internet website www.ichaus.com/DUN and is automatically generated and shall be sent to registered users by email.

Copying - even as an excerpt - is only permitted with iC-Haus' approval in writing and precise reference to source.

The data and predicted functionality is intended solely for the purpose of product description and shall represent the usual quality and behaviour of the product. In case the Documents contain obvious mistakes e.g. in writing or calculation, iC-Haus reserves the right to correct the Documents and no liability arises insofar that the Documents were from a third party view obviously not reliable. There shall be no claims based on defects as to quality and behaviour in cases of insignificant deviations from the Documents or in case of only minor impairment of usability.

No representations or warranties, either expressed or implied, of merchantability, fitness for a particular purpose or of any other nature are made hereunder with respect to information/specification resp. Documents or the products to which information refers and no guarantee with respect to compliance to the intended use is given. In particular, this also applies to the stated possible applications or areas of applications of the product.

iC-Haus products are not designed for and must not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death (*Safety-Critical Applications*) without iC-Haus' specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems. iC-Haus products are not designed nor intended for use in military or aerospace applications or environments or in automotive applications unless specifically designated for such use by iC-Haus.

iC-Haus conveys no patent, copyright, mask work right or other trade mark right to this product. iC-Haus assumes no liability for any patent and/or other trade mark rights of a third party resulting from processing or handling of the product and/or any other use of the product.

Software and its documentation is provided by iC-Haus GmbH or contributors "AS IS" and is subject to the ZVEI General Conditions for the Supply of Products and Services with iC-Haus amendments and the ZVEI Software clause with iC-Haus amendments (www.ichaus.com/EULA).



Rev D2, Page 28/28

# **ORDERING INFORMATION**

| Туре                                    | Package                                                         | Options                                                                                                 | Order Designation                              |
|-----------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------|
| iC-TW29                                 | 32-pin QFN, 5 mm x 5 mm,<br>thickness 0.9 mm,<br>RoHS compliant |                                                                                                         | iC-TW29 QFN32-5x5                              |
| ABZ Evaluation Board and SPI Programmer | PCB, approx. 50 mm x 123 mm                                     |                                                                                                         | iC-TW29 EVAL TW29_1D                           |
| BiSS Evaluation Board                   | PCB, approx. 50 mm x 123 mm                                     |                                                                                                         | iC-TW29 EVAL TW29_3D                           |
| iC-TW29 GUI                             |                                                                 | Evaluation software for<br>Windows PC (entry of IC<br>parameters, file storage, and<br>transfer to DUT) | For download link refer to www.ichaus.com/tw29 |

Please send your purchase orders to our order handling team:

Fax: +49 (0) 61 35 - 92 92 - 692 E-Mail: dispo@ichaus.com

For technical support, information about prices and terms of delivery please contact:

iC-Haus GmbH Am Kuemmerling 18 D-55294 Bodenheim GERMANY Tel.: +49 (0) 61 35 - 92 92 - 0 Fax: +49 (0) 61 35 - 92 92 - 192 Web: https://www.ichaus.com E-Mail: sales@ichaus.com

Appointed local distributors: https://www.ichaus.com/sales\_partners